# **RCL Semiconductors Ltd.** # **EL Lamp Driver IC** C1001D #### **GENERAL DESCRIPTION** The C1001D series product is a poly gate CMOS integrated circuit which is designed to drive an Electoluminescence Lamp (EL) to light. It supplies three pins for trigger input: one is active at low (ALM) and other two are active at high (TG & FLSH). 3 seconds display delay function is implemented by internal divider. Only ALM and TG will generate 3 seconds delay but FLSH not. The switching and EL driving frequency is decided by an internal RC oscillator. The driving capability for IND output and frequency for EL output are different options, the detail information shown in the OPTION LIST. C1001D series product can be widely used in the back light of digital watch, analogy watch, calculator etc. ### **FUNCTIONS** - Single 3V or 1.5V battery operation. - DC to AC conversion. - Built-in RC oscillator. - Built-in delay function. - Three independent trigger inputs: ALM (L) makes EL display for 3 second delay. TG (H) makes EL display for 3 second delay. FLSH (H) makes EL flash companied with the pluse from FLSH without any delay. (See Timing Diagram) #### **FEATURES** - · Economical solution for EL display. - CMOS process and low power consumption. - No external component needed for delay function. - · Min. external components application. #### **COIL OPTION LIST FOR C1001D** | VDD<br>(V) | Coil | | EL Area | EL Voltage | 0.1 | |------------|------|-----|-----------|------------|------------| | | МН | ОНМ | (cm squ.) | (V) ° | Colour | | | 3 | 37 | 1.5 X 2.5 | 140 | Blue | | | 2 | 14 | 1.5 X 2.5 | 165 | Blue | | 3.0 | 2 | 14 | 2.5 X 2.5 | 130 | Blue | | | 1 | 11 | 2.5 X 2.5 | 160 | Blue | | | 1 | 11 | 3.5 X 6.0 | 110 | Green | | | 2 | 14 | 1.5 X 2.5 | 105 | Blue | | 1.5 | 1 | 11 | 1.5 X 2.5 | 120 | Blue | | | 1 | 11 | 1.1 X 23 | 160 | Green-Blue | | | 1 | 11 | 2.5 X 2.5 | 100 | Green | #### **ABSOLUTE MAXIMUM RATINGS** ( Ta= 25 °C) | Parameter | Symbol | Limits | |-----------------------------|-----------------------------------|------------------------------------------------| | Power supply voltage range | V <sub>DD</sub> - V <sub>SS</sub> | - 0.3V to + 5.0V | | Input voltage range | Vin | V <sub>SS</sub> - 0.3 to V <sub>DD</sub> + 0.3 | | Operating temperature range | TA | 0 to +60°C | | Storage temperature range | Tstg | -40 to +70°C | #### DC ELECTRICAL CHARACTERISTICS Unless otherwise specified, Ta = 25°C, $V_{DD}$ = 3.0V, $V_{SS}$ = 0V | Characteristics | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | |-----------------------------|-----------------|------|------|------|------|------------------------| | Operating voltage range | V <sub>DD</sub> | 1.3 | 3.0 | 4.5 | V | | | Standard current | lDD | | 0.1 | 1 | μА | *no load | | IND Output Source Current | IOH1 | 1.7 | 3.4 | | mA | V <sub>OH</sub> = 0.8V | | EL Output Source Current | IOH2 | 1.0 | 2.2 | | mA | V <sub>OH</sub> = 0.8V | | IND Ouput Sink Current | lOL1 | 10 | 20 | | mA | V <sub>OL</sub> = 0.8V | | EL Ouput Sink Current | lOL2 | 2.0 | 4.0 | | mA | V <sub>OL</sub> = 0.8V | | Oscillator Starting Voltage | VSTP | 1.3 | | | V | - | | Oscillator Frequency | ***Fosc | 400 | 500 | 670 | KHZ | V <sub>DD</sub> = 3.0V | Unless otherwise specified, Ta = 25°C, V<sub>DD</sub> = 1.5V, Vss = 0V | Characteristics | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | |-----------------------------|------------------|------|------|------|------|------------------------| | Operating voltage range | V <sub>DD</sub> | 1.3 | 1.5 | 4.5 | V | _ | | Standard current | IDD | | 0.1 | 1 | μA | *no load | | IND Output Source Current | lOH1 | 0.4 | 0.6 | | mA | V <sub>OH</sub> = 0.8V | | EL Output Source Current | IOH2 | 0.2 | 0.4 | | mA | V <sub>OH</sub> = 0.8V | | IND Ouput Sink Current | I <sub>OL1</sub> | 3.0 | 10 | , | mA | V <sub>OL</sub> = 0.8V | | EL Ouput Sink Current | lOL2 | 0.3 | 0.8 | | mA | V <sub>OL</sub> = 0.8V | | Oscillator Starting Voltage | VSTP | 1.3 | | | V | - | | Oscillator Frequency | ***Fosc | 348 | 435 | 585 | KHZ | V <sub>DD</sub> = 1.5V | Note: \* refers to EL & IND open, all trigger input open. #### **PAD DIAGRAM** | [ND<br>(105.6, 269.3) | TST1 (1023.6,282.3) | |-----------------------|----------------------------------------------------------------------------------------| | Die Size = | TST2<br>001D (1023.6,94.3)<br>48 Mil X 43 Mil FLSH<br>90 um X 90 um<br>(1023.6, -88.7) | | TG (105.6, -280.1) | (1023.6, -258.7)<br>VS\$<br>(1023.6, 432.7) | | PIN | DESCRIPTION | |------------|----------------------------------| | IND | DC to AC converter output | | EL | DC to AC converter output | | VDD | Positive power supply | | TG | Trigger input pin active at high | | TST1, TST2 | Test Pins | | FLSH | Trigger input pin active at high | | ALM | Trigger input pin active at low | | Vss | Negative power supply | <sup>\*\*</sup> The Max. IND source current IOH1 can be enlarged to 4 ma by mask option. The value in the above table refers to C1001D3 OPTION. Others can be found in the OPTION LIST. <sup>\*\*\*</sup> The parameter Fosc in the above table refers to option C1001D3. Others can be found in the OPTION LIST. #### **TIMING DIAGRAM** # TYPICAL APPLICATION CIRCUIT (Selection of K1, K2 AND K3 for different applications) #### NOTE: - 1. Substrate is connector to VDD. - 2. The wires connected to TG and ALM cannot across the lines inside the black dote line box. Furthermore, these wires should be separated from the lines inside the black dote line box by Vss or Vdd. - 3. The capacitor C1 can be connected to Vss or Vdd. - 4. During the watch application, the two wires connected to crystal are better to be surrounded by Vss or Vdd, and they are the farer the better away from the wire connected to EL. - 5. The items 2, 3, 4 are very important for PCB layout. The above items are also applied to the following applications (A-H) and will not be re-mentioned again. # **ALL KINDS OF APPLICATION CIRCUIT** - A. Application with 3 Second Delay using Vdd Trigger & without Delay using FLSH Trigger - B. Application with 3 Second Delay using Vss Trigger & without Delay using FLSH Trigger NOTE: Substrate is connecter to VDD - C. Application with 3 Second Delay using Vdd Trigger - D. Application with 3 Second Delay using Vss Trigger NOTE: Substrate is connecter to VDD - E. Application without Delay using FLSH Trigger - F. Application without Delay using Power Button NOTE: Substrate is connecter to VDD - NOTE: 1. Substrate is connecter to VDD - 2. L\* and R\* are adjustable to enlarge the driving capability.